Site map
- so-logic
- Coordinates
- History
- Networking
- Distribution
- Education
- Partners2019-07-22 15:27:25 +0200
- Cooperations2019-07-22 15:12:24 +0200
- Staff
- After work
- Hotels
- Restaurants2019-07-11 09:41:08 +0200
- Bars & Cafés2019-07-11 10:56:43 +0200
- Culture
- Gallery
- Privacy and Policy
- sozius
- Activities
- Development2016-08-24 14:10:50 +0200
- Coaching - Consulting2016-08-24 14:12:18 +0200
- Reviews
- Feasibility studies2016-08-24 14:16:42 +0200
- Prototyping2016-08-24 14:15:31 +0200
- Network
- Hosting2016-08-24 14:20:37 +0200
- Webservice2016-08-24 14:21:40 +0200
- Knowledgebase
- Trainings
- AMD Xilinx
- AI
- Architecture
- Connectivity
- Designing with the Versal Adaptive SoC: Serial Transceivers
- Designing with the Versal Adaptive SoC: PCI Express Systems
- Designing with the Versal Adaptive SoC: Network on Chip
- Designing with the Zynq UltraScale+ RFSoC
- How to Design a High-Speed Memory Interface
- PCIe Protocol Overview
- Designing an Integrated PCI Express System
- Designing with Multi-Gigabit Serial I/O
- Designing with Ethernet MAC Controllers
- Signal Integrity and Board Design for AMD Xilinx FPGAs
- DSP
- Embedded
- Adaptive SoCs for System Architects
- Embedded Heterogeneous Design
- Operating Systems and Hypervisors in Adaptive SoCs
- Zynq UltraScale+ MPSoC: Boot and Platform Management
- Zynq UltraScale+ MPSoC for the Hardware Designer
- Zynq All Programmable SoC System Architecture
- Migrating to the Vitis Unified IDE
- Embedded Design with PetaLinux Tools
- Embedded Systems Design
- Embedded Systems Software Design
- Accelerating Applications with the Vitis Unified Software Environment
- Languages
- Tools
- Designing with the IP Integrator Tool
- Designing FPGAs Using the Vivado Design Suite 1
- Designing FPGAs Using the Vivado Design Suite 2
- Designing FPGAs Using the Vivado Design Suite 3
- Designing FPGAs Using the Vivado Design Suite 4
- UltraFast Design Methodology
- Design Closure Techniques
- DFX - Designing with Dynamic Function eXchange Using the Vivado Design Suite
- Doulos
- Mathworks
- National Instruments
- so-logic
- Design Compendium Yocto for AMD Xilinx devices
- Design Compendium Embedded System for AMD Xilinx devices
- Design Compendium Verification for AMD Xilinx devices
- Design Compendium VHDL for AMD Xilinx devices
- Design Compendium System Verilog for AMD Xilinx devices
- Design Compendium High Level Synthesis for AMD Xilinx devices
- Design Compendium High Level SystemC for AMD Xilinx devices
- High Level Synthesis
- Payment conditions
- Instruction
- AMD Xilinx
- IP Cores
- Interface Cores
- Ethernet
- 10/100/1000 Mb/s Ethernet
- 10G Ethernet
- Utility Ethernet Cores
- Encryption Ethernet Cores
- Miscellaneous Ethernet Cores
- ARP Decoder Core
- ARP Encoder Core
- ARP Packet Core
- ARP Table Core
- Capture Register Core
- Error Statistics Core
- Ethernet Encoder Core
- Ethernet Decoder Core
- ICMP Decoder Core
- ICMP Encoder Core
- IP Decoder Core
- IP Encoder Core
- Ethertype2dest Core
- Network Packet FIFO Core
- Port2tdest Core
- Protocol2tdest Core
- Tdest2ethertype Core
- Tdest2port Core
- Protocol2protocol Core
- Time Stamp Counter Core
- UDP Decoder Core
- UDP Encoder Core
- UDP Register Handler Core
- Serial ATA
- Ethernet
- Machine Learning Cores
- Ensemble Classifiers Cores
- Ensemble Inference Cores
- Ensemble Evaluation Cores
- Decision Tree Ensemble Evaluation Core - Sequential Evaluation using Pipelined Architecture
- Decision Tree Ensemble Evaluation Core - Parallel Evaluation using Pipelined Architecture
- Decision Tree Ensemble Evaluation Core - Sequential Evaluation using Serial Architecture
- Decision Tree Ensemble Evaluation Core - Parallel Evaluation using Serial Architecture
- Combination Rules Cores
- Decision Trees Cores
- Ensemble Classifiers Cores
- Processor and Microcontroller Cores
- Finished and IP Cores Under Development
- Interface Cores
- Customers